-
公开(公告)号:US10332890B2
公开(公告)日:2019-06-25
申请号:US15653198
申请日:2017-07-18
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Kiseok Lee , Chan-Sic Yoon , Augustin Hong , Keunnam Kim , Dongoh Kim , Bong-Soo Kim , Jemin Park , Hoin Lee , Sungho Jang , Kiwook Jung , Yoosang Hwang
IPC: H01L27/108 , H01L27/24 , H01L27/22
Abstract: A method of manufacturing a semiconductor memory device and a semiconductor memory device, the method including providing a substrate that includes a cell array region and a peripheral circuit region; forming a mask pattern that covers the cell array region and exposes the peripheral circuit region; growing a semiconductor layer on the peripheral circuit region exposed by the mask pattern such that the semiconductor layer has a different lattice constant from the substrate; forming a buffer layer that covers the cell array region and exposes the semiconductor layer; forming a conductive layer that covers the buffer layer and the semiconductor layer; and patterning the conductive layer to form conductive lines on the cell array region and to form a gate electrode on the peripheral circuit region.
-
公开(公告)号:US11521977B2
公开(公告)日:2022-12-06
申请号:US17471824
申请日:2021-09-10
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Kiseok Lee , Chan-Sic Yoon , Augustin Hong , Keunnam Kim , Dongoh Kim , Bong-Soo Kim , Jemin Park , Hoin Lee , Sungho Jang , Kiwook Jung , Yoosang Hwang
IPC: H01L27/108 , H01L27/24 , H01L27/22
Abstract: A method of manufacturing a semiconductor memory device and a semiconductor memory device, the method including providing a substrate that includes a cell array region and a peripheral circuit region; forming a mask pattern that covers the cell array region and exposes the peripheral circuit region; growing a semiconductor layer on the peripheral circuit region exposed by the mask pattern such that the semiconductor layer has a different lattice constant from the substrate; forming a buffer layer that covers the cell array region and exposes the semiconductor layer; forming a conductive layer that covers the buffer layer and the semiconductor layer; and patterning the conductive layer to form conductive lines on the cell array region and to form a gate electrode on the peripheral circuit region.
-