STRUCTURES AND METHODS FOR TRENCH ISOLATION
    1.
    发明申请

    公开(公告)号:US20200161335A1

    公开(公告)日:2020-05-21

    申请号:US16665791

    申请日:2019-10-28

    Abstract: Structures and methods for trench isolation are disclosed. In one example, a silicon-on-insulator (SOI) structure is disclosed. The SOI structure includes: a substrate, a dielectric layer and a polysilicon region. The substrate includes: a handle layer, an insulation layer arranged over the handle layer, a buried layer arranged over the insulation layer, and a trench extending downward from an upper surface of the buried layer and terminating in the handle layer. The dielectric layer is located on a bottom surface of the trench and contacting the handle layer. The polysilicon region is located in the trench and contacting the dielectric layer.

    STRUCTURES AND METHODS FOR TRENCH ISOLATION

    公开(公告)号:US20240371881A1

    公开(公告)日:2024-11-07

    申请号:US18769227

    申请日:2024-07-10

    Abstract: Structures and methods for trench isolation are disclosed. In one example, a silicon-on-insulator (SOI) structure is disclosed. The SOI structure includes: a substrate, a dielectric layer and a polysilicon region. The substrate includes: a handle layer, an insulation layer arranged over the handle layer, a buried layer arranged over the insulation layer, and a trench extending downward from an upper surface of the buried layer and terminating in the handle layer. The dielectric layer is located on a bottom surface of the trench and contacting the handle layer. The polysilicon region is located in the trench and contacting the dielectric layer.

    STRUCTURES AND METHODS FOR TRENCH ISOLATION

    公开(公告)号:US20220367523A1

    公开(公告)日:2022-11-17

    申请号:US17876409

    申请日:2022-07-28

    Abstract: Structures and methods for trench isolation are disclosed. In one example, a silicon-on-insulator (SOI) structure is disclosed. The SOI structure includes: a substrate, a dielectric layer and a polysilicon region. The substrate includes: a handle layer, an insulation layer arranged over the handle layer, a buried layer arranged over the insulation layer, and a trench extending downward from an upper surface of the buried layer and terminating in the handle layer. The dielectric layer is located on a bottom surface of the trench and contacting the handle layer. The polysilicon region is located in the trench and contacting the dielectric layer.

Patent Agency Ranking