- 专利标题: Reference clock architecture for integrated circuit device
-
申请号: US15295856申请日: 2016-10-17
-
公开(公告)号: US09979403B1公开(公告)日: 2018-05-22
- 发明人: Weiqi Ding
- 申请人: Altera Corporation
- 申请人地址: US CA San Jose
- 专利权人: ALTERA CORPORATION
- 当前专利权人: ALTERA CORPORATION
- 当前专利权人地址: US CA San Jose
- 代理机构: Fletcher Yoder P.C.
- 主分类号: H03L7/08
- IPC分类号: H03L7/08 ; H03L7/087 ; H03L7/197 ; H04L7/00
摘要:
A clocking arrangement for transceivers in an integrated circuit device includes a plurality of fractionally adjustable phase-locked loops. Each respective one of the fractionally adjustable phase-locked loops generates a respective transmit frequency for a respective one of the transceivers. There is a respective clock-data recovery module in a receive portion of each respective one of the transceivers, and each respective clock-data recovery module includes a respective fractionally adjustable frequency-lock loop. There is a reference clock input providing a reference clock for a plurality of the fractionally adjustable phase-locked loops and the fractionally adjustable frequency-lock loops. The reference clock input can be a sole reference clock input providing a reference clock for all of the adjustable phase-locked frequency-lock loops. Alternatively, the reference clock input can include a plurality of separate reference clock inputs, each providing a separate reference clock to a predetermined subset of the adjustable phase-locked or frequency-lock loops.
信息查询