Invention Grant
- Patent Title: Method for writing in an EEPROM memory and corresponding device
-
Application No.: US15221318Application Date: 2016-07-27
-
Publication No.: US09779815B2Publication Date: 2017-10-03
- Inventor: François Tailliet
- Applicant: STMicroelectronics (Rousset) SAS
- Applicant Address: FR Rousset
- Assignee: STMICROELECTRONICS (ROUSSET) SAS
- Current Assignee: STMICROELECTRONICS (ROUSSET) SAS
- Current Assignee Address: FR Rousset
- Agency: Slater Matsil, LLP
- Priority: FR1651431 20160222
- Main IPC: G11C16/04
- IPC: G11C16/04 ; G11C16/10 ; G11C16/14 ; H01L27/11521 ; H01L29/788 ; H01L27/11526

Abstract:
A method can be used for writing in a memory location of the electrically-erasable and programmable memory type. The memory location includes a first memory cell with a first transistor having a first gate dielectric underlying a first floating gate and a second memory cell with a second transistor having a second gate dielectric underlying a second floating gate that is connected to the first floating gate. In a first writing phase, an identical tunnel effect is implemented through the first gate dielectric and the second gate dielectric. In a second writing phase, a voltage across the first gate dielectric but not the second gate dielectric is increased.
Public/Granted literature
- US20170243648A1 Method for Writing in an EEPROM Memory and Corresponding Device Public/Granted day:2017-08-24
Information query