Invention Grant
- Patent Title: Semiconductor device and method of forming embedded conductive layer for power/ground planes in Fo-eWLB
-
Application No.: US14193267Application Date: 2014-02-28
-
Publication No.: US09685350B2Publication Date: 2017-06-20
- Inventor: Yaojian Lin , Xu Sheng Bao , Kang Chen
- Applicant: STATS ChipPAC, Ltd.
- Applicant Address: SG Singapore
- Assignee: STATS ChipPAC, Pte. Ltd.
- Current Assignee: STATS ChipPAC, Pte. Ltd.
- Current Assignee Address: SG Singapore
- Agency: Patent Law Group: Atkins and Associates, P.C.
- Agent Robert D. Atkins
- Main IPC: H01L23/48
- IPC: H01L23/48 ; H01L21/48 ; H01L23/00 ; H01L23/498 ; H01L23/538 ; H01L21/56

Abstract:
A semiconductor device has a first conductive layer and a semiconductor die disposed adjacent to the first conductive layer. An encapsulant is deposited over the first conductive layer and semiconductor die. An insulating layer is formed over the encapsulant, semiconductor die, and first conductive layer. A second conductive layer is formed over the insulating layer. A first portion of the first conductive layer is electrically connected to VSS and forms a ground plane. A second portion of the first conductive layer is electrically connected to VDD and forms a power plane. The first conductive layer, insulating layer, and second conductive layer constitute a decoupling capacitor. A microstrip line including a trace of the second conductive layer is formed over the insulating layer and first conductive layer. The first conductive layer is provided on an embedded dummy die, interconnect unit, or modular PCB unit.
Public/Granted literature
- US20140252573A1 Semiconductor Device and Method of Forming Embedded Conductive Layer for Power/Ground Planes in FO-EWLB Public/Granted day:2014-09-11
Information query
IPC分类: