Invention Grant
US09559674B2 Low-ripple latch circuit for reducing short-circuit current effect 有权
低纹波锁存电路,用于降低短路电流效应

Low-ripple latch circuit for reducing short-circuit current effect
Abstract:
A latch circuit includes an input stage, an amplifying stage and a clock gating circuit. The input stage is arranged for receiving at least a clock signal and a data control signal. The amplifying stage is coupled to the input stage and supplied by a supply voltage and a ground voltage, and is arranged for retaining a data value and outputting the data value according to the clock signal and the data control signal. The clock gating circuit is coupled to the amplifying stage, and is arranged for avoiding a short-circuit current between the supply voltage and the ground voltage.
Public/Granted literature
Information query
Patent Agency Ranking
0/0