发明授权
- 专利标题: Semiconductor memory device and method for driving the same
- 专利标题(中): 半导体存储器件及其驱动方法
-
申请号: US14474396申请日: 2014-09-02
-
公开(公告)号: US09384816B2公开(公告)日: 2016-07-05
- 发明人: Yasuhiko Takemura
- 申请人: Semiconductor Energy Laboratory Co., Ltd.
- 申请人地址: JP Kanagawa-ken
- 专利权人: Semiconductor Energy Laboratory Co., Ltd.
- 当前专利权人: Semiconductor Energy Laboratory Co., Ltd.
- 当前专利权人地址: JP Kanagawa-ken
- 代理机构: Fish & Richardson P.C.
- 优先权: JP2010-218567 20100929; JP2010-239525 20101026; JP2010-253556 20101112
- 主分类号: G11C11/24
- IPC分类号: G11C11/24 ; G11C11/404 ; G11C8/14 ; G11C11/4076 ; G11C11/408 ; H01L27/02 ; H01L27/06 ; H01L27/108 ; H01L27/12 ; G11C11/4094
摘要:
In a conventional DRAM, when the capacitance of a capacitor is reduced, an error of reading data easily occurs. A plurality of cells are connected to one bit line MBL_m. Each cell includes a sub bit line SBL_n_m and 4 to 64 memory cells (a memory cell CL_n_m_1 or the like). Further, each cell includes selection transistors STr1_n_m and STr2_n_m and an amplifier circuit AMP_n_m that is a complementary inverter or the like is connected to the selection transistor STr2_n_m. Since parasitic capacitance of the sub bit line SBL_n_m is sufficiently small, potential change due to electric charge in a capacitor of each memory cell can be amplified by the amplifier circuit AMP_n_m without an error, and can be output to the bit line.
公开/授权文献
信息查询