Invention Grant
US09276610B2 Method and apparatus of a fully-pipelined layered LDPC decoder 有权
全流水线分层LDPC解码器的方法和装置

  • Patent Title: Method and apparatus of a fully-pipelined layered LDPC decoder
  • Patent Title (中): 全流水线分层LDPC解码器的方法和装置
  • Application No.: US14165505
    Application Date: 2014-01-27
  • Publication No.: US09276610B2
    Publication Date: 2016-03-01
  • Inventor: Bo XiaRicky Lap Kei CheungBo Lu
  • Applicant: Tensorcom, Inc.
  • Applicant Address: US CA Carlsbad
  • Assignee: Tensorcom, Inc.
  • Current Assignee: Tensorcom, Inc.
  • Current Assignee Address: US CA Carlsbad
  • Agent Steven J Shattil
  • Main IPC: H03M13/11
  • IPC: H03M13/11
Method and apparatus of a fully-pipelined layered LDPC decoder
Abstract:
The architecture is able to switch to Non-blocking check-node-update (CNU) scheduling architecture which has better performance than blocking CNU scheduling architecture. The architecture uses an Offset Min-Sum with Beta=1 with a clock domain operating at 440 MHz. The constraint macro-matrix is a spare matrix where each “1’ corresponds to a sub-array of a cyclically shifted identity matrix which is a shifted version of an identity matrix. Four core processors are used in the layered architecture where the constraint matrix uses a sub-array of 42 (check nodes)×42 (variable nodes) in the macro-array of 168×672 bits. Pipeline processing is used where the delay for each layer only requires 4 clock cycles.
Public/Granted literature
Information query
Patent Agency Ranking
0/0