- 专利标题: Instruction for enabling a processor wait state
-
申请号: US13786939申请日: 2013-03-06
-
公开(公告)号: US09032232B2公开(公告)日: 2015-05-12
- 发明人: Martin G. Dixon , Scott D. Rodgers , Taraneh Bahrami , Stephen H. Gunther , Prashant Sethi , Per Hammarlund
- 申请人: Intel Corporation
- 申请人地址: US CA Santa Clara
- 专利权人: Intel Corporation
- 当前专利权人: Intel Corporation
- 当前专利权人地址: US CA Santa Clara
- 代理机构: Trop, Pruner & Hu, P.C.
- 主分类号: G06F1/32
- IPC分类号: G06F1/32 ; G06F12/08 ; G06F9/30
摘要:
In one embodiment, the present invention includes a processor having a core with decode logic to decode an instruction prescribing an identification of a location to be monitored and a timer value, and a timer coupled to the decode logic to perform a count with respect to the timer value. The processor may further include a power management unit coupled to the core to determine a type of a low power state based at least in part on the timer value and cause the processor to enter the low power state responsive to the determination. Other embodiments are described and claimed.
公开/授权文献
- US20130185580A1 INSTRUCTION FOR ENABLING A PROCESOR WAIT STATE 公开/授权日:2013-07-18
信息查询