Invention Grant
- Patent Title: FET dielectric reliability enhancement
- Patent Title (中): FET介质可靠性提高
-
Application No.: US13886744Application Date: 2013-05-03
-
Publication No.: US08916427B2Publication Date: 2014-12-23
- Inventor: Asad Mahmood Haider , Jungwoo Joh
- Applicant: Texas Instruments Incorporated
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Jacqueline J. Garner; Frederick J. Telecky, Jr.
- Main IPC: H01L21/338
- IPC: H01L21/338

Abstract:
A semiconductor device may be formed by forming a silicon-containing gate dielectric layer over a semiconductor layer. A gate metal layer is formed over the gate dielectric layer; the gate metal layer includes 2 atomic percent to 10 atomic percent silicon during formation. The gate metal layer is patterned to form a metal gate. Source and drain contact holes are subsequently formed, and contact metal is formed and patterned in the contact holes. A subsequent contact anneal heats the contact metal and gate for at least 30 seconds at a temperature of at least 750° C.
Public/Granted literature
- US20140327047A1 FET DIELECTRIC RELIABILITY ENHANCEMENT Public/Granted day:2014-11-06
Information query
IPC分类: