发明授权
US08467230B2 Data security for dynamic random access memory using body bias to clear data at power-up 有权
使用身体偏倚的动态随机存取存储器的数据安全性,以在上电时清除数据

Data security for dynamic random access memory using body bias to clear data at power-up
摘要:
A circuit and method erase at power-up all data stored in a DRAM chip for increased data security. All the DRAM memory cells are erased by turning on the transistors for the DRAM storage cells simultaneously by increasing the body voltage of cells. In the example circuit, the body voltage is increased by a charge pump controlled by a power-on-reset (POR) signal applying a voltage to the p-well of the memory cells. The added voltage to the p-well lowers the threshold voltage of the cell, such that the NFET transistor of the memory cell will turn on. With all the devices turned on, the data stored in the memory cells is erased as the voltage of all the cells connected to a common bitline coalesce to a single value.
信息查询
0/0