发明授权
- 专利标题: System and method of generating hierarchical block-level timing constraints from chip-level timing constraints
- 专利标题(中): 从芯片级定时约束产生分级块级时序约束的系统和方法
-
申请号: US11621915申请日: 2007-01-10
-
公开(公告)号: US07926011B1公开(公告)日: 2011-04-12
- 发明人: Oleg Levitsky , Chien-Chu Kuo , Dinesh Gupta
- 申请人: Oleg Levitsky , Chien-Chu Kuo , Dinesh Gupta
- 申请人地址: US CA San Jose
- 专利权人: Cadence Design Systems, Inc.
- 当前专利权人: Cadence Design Systems, Inc.
- 当前专利权人地址: US CA San Jose
- 代理机构: Alford Law Group, Inc.
- 代理商 William E. Alford; George L. Fountain
- 主分类号: G06F17/50
- IPC分类号: G06F17/50
摘要:
A system and method of designing an integrated circuit capable of deriving timing constraints for individual block-level circuits of an integrated circuit that are derived from the chip-level timing constraints and analysis. The block-level timing constraints are in the form of one or more logical timing constraint points at the input and output ports of block-level circuits. Each logical timing constraint points specifies a clock source used to clock data through the port, a delay parameter specifying data propagation delay backward from an input port and forward from an output port, and any timing exception associated with the data path. Using the logical timing constraint point, the circuit design system performs independent timing analysis and optimization of each block-level circuit. The system then reassembles the block-level circuits into a modified chip-level circuit for which timing closure can be achieved.
信息查询