发明授权
US07920003B1 Delay circuit with delay equal to percentage of input pulse width
有权
延迟电路的延迟等于输入脉冲宽度的百分比
- 专利标题: Delay circuit with delay equal to percentage of input pulse width
- 专利标题(中): 延迟电路的延迟等于输入脉冲宽度的百分比
-
申请号: US12560593申请日: 2009-09-16
-
公开(公告)号: US07920003B1公开(公告)日: 2011-04-05
- 发明人: Darren L. Anand
- 申请人: Darren L. Anand
- 申请人地址: US NY Armonk
- 专利权人: International Business Machines Corporation
- 当前专利权人: International Business Machines Corporation
- 当前专利权人地址: US NY Armonk
- 代理机构: Hoffman Warnick LLC
- 代理商 David A. Cain
- 主分类号: H03K3/017
- IPC分类号: H03K3/017
摘要:
A delay circuit with a delay equal to the percentage of the input pulse width is described. In one embodiment, the ratio of the discharge current to the charge-up current of a timing capacitor is used to determine the percentage of the input pulse width used for the output delay. In a first timing phase, the input pulse width is stored as a voltage on the timing capacitor. In a second timing phase, the output is delayed by a percentage of the input pulse width. In a third timing phase, the circuit is restored to the trip point to remove sensitivity to process variation or applied conditions variation such as voltage or temperature (P-V-T variation), and be ready for the next timing cycle.
公开/授权文献
信息查询
IPC分类: