Invention Grant
US07839716B2 Apparatus and systems for VT invariant DDR3 SDRAM write leveling
有权
用于VT不变式DDR3 SDRAM写入调平的装置和系统
- Patent Title: Apparatus and systems for VT invariant DDR3 SDRAM write leveling
- Patent Title (中): 用于VT不变式DDR3 SDRAM写入调平的装置和系统
-
Application No.: US12339232Application Date: 2008-12-19
-
Publication No.: US07839716B2Publication Date: 2010-11-23
- Inventor: Cheng-Gang Kong , Thomas Hughes
- Applicant: Cheng-Gang Kong , Thomas Hughes
- Applicant Address: US CA Milpitas
- Assignee: LSI Corporation
- Current Assignee: LSI Corporation
- Current Assignee Address: US CA Milpitas
- Agency: Duft Bornsen & Fishman LLP
- Main IPC: G11C8/16
- IPC: G11C8/16

Abstract:
Apparatus and systems for improved PVT invariant fast rank switching in a DDR3 memory subsystem. A clock skew control circuit is provided between a memory controller and a DDR3 SDRAM memory subsystem to adjust skew between the DDR3 clock signal and data related signals (e.g., DQ and/or DQS). A initial write-leveling procedure determines the correct skew and programs a register file in the skew adjustment circuit. The register file includes a register for each of multiple ranks in the DDR3 memory. The values in each register serve to control selection of alignment of the data related signals to align with one of multiple phase shifted versions of a 1× DDR3 clock signal. The phase shifted clock signals are generated by clock divider circuits from a 2× DDR clock signal and use of a single fixed delay line approximating ⅛ of a 1× DDR3 clock period.
Public/Granted literature
- US20100157700A1 APPARATUS AND SYSTEMS FOR VT INVARIANT DDR3 SDRAM WRITE LEVELING Public/Granted day:2010-06-24
Information query