发明授权
US07830986B1 Method and apparatus for a phase/frequency locked loop 有权
相位/频率锁定环路的方法和装置

  • 专利标题: Method and apparatus for a phase/frequency locked loop
  • 专利标题(中): 相位/频率锁定环路的方法和装置
  • 申请号: US11388349
    申请日: 2006-03-24
  • 公开(公告)号: US07830986B1
    公开(公告)日: 2010-11-09
  • 发明人: Justin L. Gaither
  • 申请人: Justin L. Gaither
  • 申请人地址: US CA San Jose
  • 专利权人: Xilinx, Inc.
  • 当前专利权人: Xilinx, Inc.
  • 当前专利权人地址: US CA San Jose
  • 代理商 Michael T. Wallace; John J. King
  • 主分类号: H04L27/00
  • IPC分类号: H04L27/00
Method and apparatus for a phase/frequency locked loop
摘要:
A phase/frequency detector module allows operation as either a phase locked loop or a frequency locked loop. As a phased locked loop (PLL), the phase detector module is configured to decode phase differences between a reference signal and a voltage controlled oscillator (VCO) signal into phase correction signals that are updated at the rate of the VCO signal. An accumulation of the phase correction signals is implemented to form an accumulated phase error signal, which is then sampled at a lower rate than the VCO signal to accommodate slower components of the PLL, such as a digital to analog converter (DAC). As a frequency locked loop (FLL), the phase detector module is configured with frequency counters, so that frequency error may instead be detected. Any reduction of gain caused by the frequency counters is inherently equalized by the phase detector module.
公开/授权文献
信息查询
0/0