Invention Grant
US07821806B2 Nonvolatile semiconductor memory circuit utilizing a MIS transistor as a memory cell
有权
利用MIS晶体管作为存储单元的非易失性半导体存储电路
- Patent Title: Nonvolatile semiconductor memory circuit utilizing a MIS transistor as a memory cell
- Patent Title (中): 利用MIS晶体管作为存储单元的非易失性半导体存储电路
-
Application No.: US12141231Application Date: 2008-06-18
-
Publication No.: US07821806B2Publication Date: 2010-10-26
- Inventor: Tadahiko Horiuchi
- Applicant: Tadahiko Horiuchi
- Applicant Address: JP Fukuoka
- Assignee: Nscore Inc.
- Current Assignee: Nscore Inc.
- Current Assignee Address: JP Fukuoka
- Agency: IPUSA, PLLC
- Main IPC: G11C17/12
- IPC: G11C17/12

Abstract:
A memory circuit includes a latch having a first node and a second node to store data such that a logic level of the first node is an inverse of a logic level of the second node, a MIS transistor having a gate node, a first source/drain node, and a second source/drain node, the first source/drain node coupled to the first node of the latch, and a control circuit configured to control the gate node and second source/drain node of the MIS transistor in a first operation such that a lingering change is created in transistor characteristics of the MIS transistor in response to the data stored in the latch, wherein the MIS transistor includes a highly-doped substrate layer, a lightly-doped substrate layer disposed on the highly-doped substrate layer, diffusion regions formed in the lightly-doped substrate layer, a gate electrode, sidewalls, and an insulating film.
Public/Granted literature
- US20090316477A1 NONVOLATILE SEMICONDUCTOR MEMORY CIRCUIT UTILIZING A MIS TRANSISTOR AS A MEMORY CELL Public/Granted day:2009-12-24
Information query