Invention Grant
- Patent Title: Semiconductor device and semiconductor signal processing apparatus
- Patent Title (中): 半导体装置及半导体信号处理装置
-
Application No.: US12213131Application Date: 2008-06-16
-
Publication No.: US07791962B2Publication Date: 2010-09-07
- Inventor: Hideyuki Noda , Kazunori Saitoh , Kazutami Ariomoto , Katsumi Dosaka
- Applicant: Hideyuki Noda , Kazunori Saitoh , Kazutami Ariomoto , Katsumi Dosaka
- Applicant Address: JP Tokyo
- Assignee: Renesas Technology Corp.
- Current Assignee: Renesas Technology Corp.
- Current Assignee Address: JP Tokyo
- Agency: McDermott Will & Emery LLP
- Priority: JP2004-171658 20040609; JP2004-175193 20040614; JP2004-282449 20040928; JP2005-143109 20050516
- Main IPC: G11C7/10
- IPC: G11C7/10

Abstract:
A memory cell mat is divided into a plurality of entries, and an arithmetic logic unit is arranged corresponding to each entry. Between the entries and the corresponding arithmetic logic units, arithmetic/logic operation is executed in bit-serial and entry-parallel manner. Where parallel operation is not very effective, data is transferred in entry-serial and bit-parallel manner to a group of processors provided at a lower portion of the memory mat. In this manner, a large amount of data can be processed at high speed regardless of the contents of operation or data bit width.
Public/Granted literature
- US20090027978A1 Semiconductor device and semiconductor signal processing apparatus Public/Granted day:2009-01-29
Information query