Invention Grant
- Patent Title: Double layer stress for multiple gate transistors
- Patent Title (中): 多层晶体管的双层应力
-
Application No.: US11855733Application Date: 2007-09-14
-
Publication No.: US07671418B2Publication Date: 2010-03-02
- Inventor: Rasit O. Topaloglu
- Applicant: Rasit O. Topaloglu
- Applicant Address: US CA Sunnyvale
- Assignee: Advanced Micro Devices, Inc.
- Current Assignee: Advanced Micro Devices, Inc.
- Current Assignee Address: US CA Sunnyvale
- Agency: Ditthavong, Mori & Steiner, P.C.
- Main IPC: H01L29/78
- IPC: H01L29/78 ; H01L21/336

Abstract:
Multiple gate transistors are provided with a dual stress layer for increased channel mobility and enhanced effective and saturated drive currents. Embodiments include transistors comprising a first stress layer under the bottom gate and a second stress layer overlying the top gate. Embodiments further include transistors with the bottom gate within or through the first stress layer. Methodology includes sequentially depositing stressed silicon nitride, nitride, oxide, amorphous silicon, and oxide layers on a substrate having a bottom oxide layer thereon, patterning to define a channel length, depositing a top nitride layer, patterning stopping on the stressed silicon nitride layer, removing the amorphous silicon layer, epitaxially growing silicon through a window in the substrate to form source, drain, and channel regions, doping, removing the deposited nitride and oxide layers, growing gate oxides, depositing polysilicon to form gates, growing isolation oxides, and depositing the top stress layer.
Public/Granted literature
- US20090072316A1 DOUBLE LAYER STRESS FOR MULTIPLE GATE TRANSISTORS Public/Granted day:2009-03-19
Information query
IPC分类: