发明授权
US07239257B1 Hardware efficient digital control loop architecture for a power converter
有权
电源转换器的硬件高效数字控制回路架构
- 专利标题: Hardware efficient digital control loop architecture for a power converter
- 专利标题(中): 电源转换器的硬件高效数字控制回路架构
-
申请号: US11376888申请日: 2006-03-16
-
公开(公告)号: US07239257B1公开(公告)日: 2007-07-03
- 发明人: Mark A. Alexander , Douglas E. Heineman , Kenneth W. Fernald , Scott K. Herrington
- 申请人: Mark A. Alexander , Douglas E. Heineman , Kenneth W. Fernald , Scott K. Herrington
- 申请人地址: US TX Austin
- 专利权人: Zilker Labs, Inc.
- 当前专利权人: Zilker Labs, Inc.
- 当前专利权人地址: US TX Austin
- 代理机构: Meyertons Hood Kivlin Kowert & Goetzel, P.C.
- 代理商 Jeffrey C. Hood; Mario J. Lewin
- 主分类号: H03M1/88
- IPC分类号: H03M1/88 ; H03M1/12
摘要:
A power converter including a hardware efficient control loop architecture. Error detection circuitry may generate an error signal based on the difference between a power converter output voltage and a reference voltage. An oversampling ADC may digitize the error signal. The transfer function associated with the ADC may include quantization levels spaced at non-uniform intervals away from a center code. A digital filter may calculate the average of the digitized error signal. A nonlinear requantizer may reduce the number of codes corresponding to the output of the digital filter. A proportional integral derivative (PID) unit may multiply the output of the nonlinear requantizer by PID coefficients to generate a PID duty cycle command, and a gain compensation unit may dynamically adjust the PID coefficients to maintain a constant control loop gain. A noise-shaped truncation unit including a multi-level error-feedback delta sigma modulator may reduce the resolution of the PID duty cycle command.
信息查询
IPC分类: