Invention Grant
US6137716A Memory system using multiple storage mechanisms to enable storage and retrieval of more than two states in a memory cell 失效
使用多个存储机制的存储器系统,以使得能够存储和检索存储器单元中的两个以上的状态

  • Patent Title: Memory system using multiple storage mechanisms to enable storage and retrieval of more than two states in a memory cell
  • Patent Title (中): 使用多个存储机制的存储器系统,以使得能够存储和检索存储器单元中的两个以上的状态
  • Application No.: US920111
    Application Date: 1997-08-26
  • Publication No.: US6137716A
    Publication Date: 2000-10-24
  • Inventor: Thomas R. Wik
  • Applicant: Thomas R. Wik
  • Applicant Address: CA Milpitas
  • Assignee: LSI Logic Corporation
  • Current Assignee: LSI Logic Corporation
  • Current Assignee Address: CA Milpitas
  • Main IPC: G11C11/406
  • IPC: G11C11/406 G11C11/56 G11C16/04
Memory system using multiple storage mechanisms to enable storage and
retrieval of more than two states in a memory cell
Abstract:
A memory circuit which uses multiple storage mechanisms in each of its memory cells. In one embodiment, the memory circuit includes an array of cells in which each cell has multiple storage elements. At least one of the storage elements performs its function in a different way than the rest of the storage elements. This use of multiple storage mechanisms allows for a greater freedom in memory cell design and allows for the simultaneous storage of multiple states in a single memory cell. Broadly speaking, the present invention contemplates a memory core comprising an address decoder, an array of cells, and a sense amplifier. The address decoder is configured to receive an address and responsively assert a selected word line. The array of cells includes a selected cell coupled to the selected word line, and each cell in the array of cells includes at least two storage elements. A first storage element is configured with a first state which is one of a first plurality of states, and a second storage element is configured with a second state which is one of a second, different plurality of states. The sense amplifier is coupled to the selected cell via a bit line and configured to detect the first and second states. Each cell may further include a third storage element configured with a third state which is one of a third plurality of states. In this case, the sense amplifier is also configured to detect the third state. Examples of candidate storage states include charges on a capacitance, conductivities of transistors, resistances between terminals, turn-on voltages of transistors, currents flowing in closed loops, and orientations of magnetized material.
Public/Granted literature
Information query
Patent Agency Ranking
0/0