发明授权
US5630165A Servo system controlled by master and second processors through memory being accessed for read and write by processors in separate portions respectively 失效
伺服系统由主机和第二处理器通过存储器分别被访问以分开处理器进行读写

Servo system controlled by master and second processors through memory
being accessed for read and write by processors in separate portions
respectively
摘要:
A servo loop control apparatus having a master microprocessor and at least one autonomous streamlined signal processor is disclosed. The architecture provides a general purpose controller for use in systems where intensive servo signal processing is required and is well suited to applications where multiple servo control loops operate simultaneously. The operation of the streamlined signal processors is autonomous from the master processor so that critical functions can be dedicated to the streamlined signal processors. This eliminates complex interrupt management and tedious real time scheduling constraints, simplifies system design and improves system performance. The architecture provides an integrated mechanism for implementing multiple, concurrent, complex signal processing and embedded control functions, such as complete servo-mechanism management for high performance disk storage systems.
信息查询
0/0