发明授权
- 专利标题: Clocking mechanism for delay, short path and stuck-at testing
- 专利标题(中): 延时,短路和卡住测试的时钟机制
-
申请号: US393511申请日: 1995-02-21
-
公开(公告)号: US5617426A公开(公告)日: 1997-04-01
- 发明人: Bernd K. F. Koenemann , William H. McAnney , Mark L. Shulman
- 申请人: Bernd K. F. Koenemann , William H. McAnney , Mark L. Shulman
- 申请人地址: NY Armonk
- 专利权人: International Business Machines Corporation
- 当前专利权人: International Business Machines Corporation
- 当前专利权人地址: NY Armonk
- 主分类号: G01R31/28
- IPC分类号: G01R31/28 ; G01R31/3185 ; G06F11/22 ; H04B17/00
摘要:
In a level sensitive scan design (LSSD) circuit embodiment for testing the behavior of logic circuits, a mechanism is provided for generating a skewed load of data into a set of shift register scan string latches. The nature of the input scan string assures that a certain number of 0 to 1 or 1 to 0 transitions occurs as an input to the block of logic being tested. Furthermore, a mechanism for delaying by one system clock cycle time the capture of information from the logic block in a second shift register scan string provides a mechanism for testing for the occurrence of short paths and long paths while preserving testability for stuck-at faults. Furthermore, all of these advantages are achieved without impacting the traditional stuck-fault test capabilities of the level sensitive scan design methodology.
公开/授权文献
- US4990092A Talking book 公开/授权日:1991-02-05
信息查询