Invention Publication
- Patent Title: LOW LATENCY DYNAMIC RANDOM ACCESS MEMORY (DRAM) ARCHITECTURE WITH DEDICATED READ-WRITE DATA PATHS
-
Application No.: US18681716Application Date: 2022-08-08
-
Publication No.: US20240345735A1Publication Date: 2024-10-17
- Inventor: Brent Steven Haukness , Christopher Haywood , Torsten Partsch , Thomas Vogelsang
- Applicant: Rambus Inc.
- Applicant Address: US CA SAN JOSE
- Assignee: Rambus Inc.
- Current Assignee: Rambus Inc.
- Current Assignee Address: US CA SAN JOSE
- International Application: PCT/US22/39704 2022.08.08
- Date entered country: 2024-02-06
- Main IPC: G06F3/06
- IPC: G06F3/06

Abstract:
Memory devices, modules, controllers, systems and associated methods are disclosed. In one embodiment, a dynamic random access memory (DRAM) device is disclosed. The DRAM device includes memory core circuitry including an array of DRAM storage cells organized into bank groups. Each bank group includes multiple banks, where each of the multiple banks includes addressable columns of DRAM storage cells. The DRAM device includes signal interface circuitry having dedicated write data path circuitry and dedicated read data path circuitry. Selector circuitry, for a first memory transaction, selectively couples at least one of the addressable columns of DRAM storage cells to the dedicated read data path circuitry or the dedicated write data path circuitry.
Information query