Invention Application
- Patent Title: DIRECT BONDED STACK STRUCTURES FOR INCREASED RELIABILITY AND IMPROVED YIELD IN MICROELECTRONICS
-
Application No.: US17681563Application Date: 2022-02-25
-
Publication No.: US20220293567A1Publication Date: 2022-09-15
- Inventor: Cyprian Emeka Uzoh , Rajesh Katkar , Thomas Workman , Guilian Gao , Gaius Gillman Fountain, JR. , Laura Wills Mirkarimi , Belgacem Haba , Gabriel Z. Guevara , Joy Watanabe
- Applicant: INVENSAS BONDING TECHNOLOGIES, INC.
- Applicant Address: US CA San Jose
- Assignee: INVENSAS BONDING TECHNOLOGIES, INC.
- Current Assignee: INVENSAS BONDING TECHNOLOGIES, INC.
- Current Assignee Address: US CA San Jose
- Main IPC: H01L25/065
- IPC: H01L25/065 ; H01L23/00 ; H01L23/31 ; H01L21/56

Abstract:
Direct bonded stack structures for increased reliability and improved yields in microelectronics are provided. Structural features and stack configurations are provided for memory modules and 3DICs to reduce defects in vertically stacked dies. Example processes alleviate warpage stresses between a thicker top die and direct bonded dies beneath it, for example. An etched surface on the top die may relieve warpage stresses. An example stack may include a compliant layer between dies. Another stack configuration replaces the top die with a layer of molding material to circumvent warpage stresses. An array of cavities on a bonding surface can alleviate stress forces. One or more stress balancing layers may also be created on a side of the top die or between other dies to alleviate or counter warpage. Rounding of edges can prevent stresses and pressure forces from being destructively transmitted through die and substrate layers. These measures may be applied together or in combinations in a single package.
Public/Granted literature
- US11955463B2 Direct bonded stack structures for increased reliability and improved yield in microelectronics Public/Granted day:2024-04-09
Information query
IPC分类: