- 专利标题: COMPUTE THROUGH POWER LOSS HARDWARE APPROACH FOR PROCESSING DEVICE HAVING NONVOLATILE LOGIC MEMORY
-
申请号: US17404125申请日: 2021-08-17
-
公开(公告)号: US20210373647A1公开(公告)日: 2021-12-02
- 发明人: Michael Zwerg , Steven Craig Bartling , Sudhanshu Khanna
- 申请人: TEXAS INSTRUMENTS INCORPORATED
- 申请人地址: US TX Dallas
- 专利权人: TEXAS INSTRUMENTS INCORPORATED
- 当前专利权人: TEXAS INSTRUMENTS INCORPORATED
- 当前专利权人地址: US TX Dallas
- 主分类号: G06F1/3293
- IPC分类号: G06F1/3293 ; G06F3/06 ; G06F1/3206 ; G06F1/3287 ; G06F11/07
摘要:
A computing device apparatus facilitates use of a deep low power mode that includes powering off the device's CPU by including a hardware implemented process to trigger storage of data from the device's volatile storage elements in non-volatile memory in response to entering the low power mode. A hardware based power management unit controls the process including interrupting a normal processing order of the CPU and triggering the storage of the data in the non-volatile memory. In response to a wake-up event, the device is triggered to restore the data stored in the non-volatile memory to the volatile memory prior to execution of a wake up process for the CPU from the low power mode. The device includes a power storage element such as a capacitor that holds sufficient energy to complete the non-volatile data storage task prior to entering the low power mode.
公开/授权文献
信息查询
IPC分类: