- 专利标题: VARIABLE LATENCY INSTRUCTIONS
-
申请号: US16384328申请日: 2019-04-15
-
公开(公告)号: US20190243646A1公开(公告)日: 2019-08-08
- 发明人: Timothy D. ANDERSON
- 申请人: TEXAS INSTRUMENTS INCORPORATED
- 主分类号: G06F9/30
- IPC分类号: G06F9/30 ; G06F9/345 ; G06F9/38 ; G06F11/10 ; G06F9/32 ; G06F12/0875 ; G06F12/0897 ; G06F11/00
摘要:
Techniques related to executing instructions by a processor comprising receiving a first instruction for execution, determining a first latency value based on an expected amount of time needed for the first instruction to be executed, storing the first latency value in a writeback queue, beginning execution of the first instruction on the instruction execution pipeline, adjusting the latency value based on an amount of time passed since beginning execution of the first instruction, outputting a first result of the first instruction based on the latency value, receiving a second instruction, determining that the second instruction is a variable latency instruction, storing a ready value indicating that a second result of the second instruction is not ready in the writeback queue, beginning execution of the second instruction on the instruction execution pipeline, updating the ready value to indicate that the second result is ready, and outputting the second result.
公开/授权文献
- US11210098B2 Variable latency instructions 公开/授权日:2021-12-28
信息查询