Invention Application
- Patent Title: PROGRAMMABLE LOGIC ACCELERATOR IN SYSTEM ON CHIP
-
Application No.: US15713281Application Date: 2017-09-22
-
Publication No.: US20180012637A1Publication Date: 2018-01-11
- Inventor: Hare Krishna VERMA
- Applicant: Hare Krishna VERMA
- Main IPC: G11C7/10
- IPC: G11C7/10 ; G11C5/06

Abstract:
A programmable logic array (PLA) is disclosed employing programming logic tile (PLT), System On Chip (SOC) interface bus, Input Output (IO) blocks and Logic Processing Blocks (LPB). SOC processors using SOC interface bus program PLT successively using different configuration memory bank values to realize a logic not limited by the PLT resource counts. Configuration memory blocks comprising of multiple configuration memory banks and configuration programming control logic remove logic processing penalty due to configuration delays. PLT comprises of Programmable Logic Cells (PLC), Programmable Logic Interface (PLY), Embedded Array Blocks (EAB) and configuration memory block. PLA comprises of PLT, IO blocks, SOC interface bus and LPB. PLA accelerates user functionality in as SOC. IO blocks are used to stream data from other SOC components. LPB use PLT to accelerate user specific functionality.
Public/Granted literature
- US10210914B2 Programmable logic accelerator in system on chip Public/Granted day:2019-02-19
Information query