Invention Application
- Patent Title: Novel methods to reduce gate contact resistance for AC reff reduction
- Patent Title (中): 降低栅极接触电阻的新方法
-
Application No.: US12806354Application Date: 2010-08-11
-
Publication No.: US20120038009A1Publication Date: 2012-02-16
- Inventor: Eng Huat Toh , Elgin Quek , Chunshan Yin , Chung Foong Tan , Jae Gon Lee
- Applicant: Eng Huat Toh , Elgin Quek , Chunshan Yin , Chung Foong Tan , Jae Gon Lee
- Assignee: Globalfoundries Singapore Pte, Ltd.
- Current Assignee: Globalfoundries Singapore Pte, Ltd.
- Main IPC: H01L29/78
- IPC: H01L29/78 ; H01L21/336

Abstract:
A method (and semiconductor device) of fabricating a semiconductor device provides a field effect transistor (FET) with reduced gate contact resistance (and series resistance) for improved device performance. An impurity is implanted or deposited in the gate stack in an impurity region between the metal gate electrode and the gate contact layer. An anneal process is performed that converts the impurity region into a segregation layer which lowers the schottky barrier height (SBH) of the interface between the metal gate electrode (e.g., silicide) and gate contact layer (e.g., amorphous silicon). This results in lower gate contact resistance and effectively lowers the device's AC Reff.
Public/Granted literature
- US08674457B2 Methods to reduce gate contact resistance for AC reff reduction Public/Granted day:2014-03-18
Information query
IPC分类: