Invention Application
- Patent Title: Method and implementation of stress test for MRAM
-
Application No.: US11904434Application Date: 2007-09-27
-
Publication No.: US20090086531A1Publication Date: 2009-04-02
- Inventor: Hsu Kai Yang , Lejan Pu , Perng-Fei Yuh , Po-Kang Wang
- Applicant: Hsu Kai Yang , Lejan Pu , Perng-Fei Yuh , Po-Kang Wang
- Assignee: MagIC Technologies, Inc.,Applied Spintronics, Inc.
- Current Assignee: MagIC Technologies, Inc.,Applied Spintronics, Inc.
- Main IPC: G11C11/00
- IPC: G11C11/00 ; G11C29/00

Abstract:
Voltage and current stress for magnetic random access memory (MRAM) cells can weed out potential early failure cells. Method and circuit implementation of such a stress test for a MRAM comprise coupling a stress test circuit to the read bus of the MRAM and stressing the Magnetic Tunnel Junctions (MTJS) by tying them to ground by activating isolation transistors associated with them. Read word lines control which MTJs are stressed Both the method and implementation can be used for any memory cells based on resistance differences, such as Phase RAM or Spin Valve MRAM.
Public/Granted literature
- US07609543B2 Method and implementation of stress test for MRAM Public/Granted day:2009-10-27
Information query