发明申请
US20070186057A1 SMALL AND POWER-EFFICIENT CACHE THAT CAN PROVIDE DATA FOR BACKGROUND DMA DEVICES WHILE THE PROCESSOR IS IN A LOW-POWER STATE
有权
当处理器处于低功耗状态时,能够为背景DMA设备提供数据的小功率高效缓存
- 专利标题: SMALL AND POWER-EFFICIENT CACHE THAT CAN PROVIDE DATA FOR BACKGROUND DMA DEVICES WHILE THE PROCESSOR IS IN A LOW-POWER STATE
- 专利标题(中): 当处理器处于低功耗状态时,能够为背景DMA设备提供数据的小功率高效缓存
-
申请号: US11559069申请日: 2006-11-13
-
公开(公告)号: US20070186057A1公开(公告)日: 2007-08-09
- 发明人: Laurent MOLL , Yu CHENG , Peter GLASKOWSKY , Seungyoon SONG
- 申请人: Laurent MOLL , Yu CHENG , Peter GLASKOWSKY , Seungyoon SONG
- 申请人地址: US CA Santa Clara 95054
- 专利权人: MONTALVO SYSTEMS, INC.
- 当前专利权人: MONTALVO SYSTEMS, INC.
- 当前专利权人地址: US CA Santa Clara 95054
- 主分类号: G06F13/28
- IPC分类号: G06F13/28
摘要:
Small and power-efficient buffer/mini-cache sources and sinks selected DMA accesses directed to a memory space included in a coherency domain of a microprocessor when cached data in the microprocessor is inaccessible due to any or all of the microprocessor being in a low-power state not supporting snooping. Satisfying the selected DMA accesses via the buffer/mini-cache enables reduced power consumption by allowing the microprocessor (or portion thereof) to remain in the low-power state. The buffer/mini-cache may be operated (temporarily) incoherently with respect to the cached data in the microprocessor and flushed before deactivation to synchronize with the cached data when the microprocessor (or portion thereof) transitions to a high-power state that enables snooping. Alternatively the buffer/mini-cache may be operated in a manner (incrementally) coherent with the cached data. The microprocessor implements one or more processors having associated cache systems (such as various arrangements of first-, second-, and higher-level caches).
公开/授权文献
信息查询