Invention Grant
- Patent Title: Systolic array of arbitrary physical and logical depth
-
Application No.: US17304678Application Date: 2021-06-24
-
Publication No.: US12174783B2Publication Date: 2024-12-24
- Inventor: Jorge Parra , Wei-yu Chen , Kaiyu Chen , Varghese George , Junjie Gu , Chandra Gurram , Guei-Yuan Lueh , Stephen Junkins , Subramaniam Maiyuran , Supratim Pal
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Jaffery Watson Mendonsa Hamilton LLP
- Main IPC: G06F15/80
- IPC: G06F15/80 ; G06F9/50 ; G06F9/54 ; G06T1/20

Abstract:
A processing apparatus includes a processing resource including a general-purpose parallel processing engine and a matrix accelerator. The matrix accelerator includes first circuitry to receive a command to perform operations associated with an instruction, second circuitry to configure the matrix accelerator according to a physical depth of a systolic array within the matrix accelerator and a logical depth associated with the instruction, third circuitry to read operands for the instruction from a register file associated with the systolic array, fourth circuitry to perform operations for the instruction via one or more passes through one or more physical pipeline stages of the systolic array based on a configuration performed by the second circuitry, and fifth circuitry to write output of the operations to the register file associated with the systolic array.
Public/Granted literature
- US20220414053A1 SYSTOLIC ARRAY OF ARBITRARY PHYSICAL AND LOGICAL DEPTH Public/Granted day:2022-12-29
Information query