- 专利标题: Clocked comparator with series decision feedback equalization
-
申请号: US17985498申请日: 2022-11-11
-
公开(公告)号: US12021669B2公开(公告)日: 2024-06-25
- 发明人: Patrick Isakanian , Darius Valaee
- 申请人: QUALCOMM Incorporated
- 申请人地址: US CA San Diego
- 专利权人: QUALCOMM INCORPORATED
- 当前专利权人: QUALCOMM INCORPORATED
- 当前专利权人地址: US CA San Diego
- 代理机构: Loza & Loza, LLP
- 主分类号: H04L25/03
- IPC分类号: H04L25/03
摘要:
An input stage of a comparator includes a first transistor, wherein a gate of the first transistor is coupled to a first input of the input stage, a second transistor, wherein a gate of the second transistor is coupled to a second input of the input stage, a third transistor coupled in series with the first transistor, and a fourth transistor coupled in series with the second transistor. The input stage also includes a fifth transistor, wherein a gate of the fifth transistor is configured to receive a first decision feedback signal, and a drain of the fifth transistor is coupled to a gate of the third transistor. The input stage further includes a sixth transistor, wherein a gate of the sixth transistor is configured to receive a second decision feedback signal, and a drain of the sixth transistor is coupled to a gate of the fourth transistor.
公开/授权文献
信息查询