- 专利标题: Chip substrate for reducing thermal load on a chip assembly mounted thereon
-
申请号: US17505730申请日: 2021-10-20
-
公开(公告)号: US11882659B2公开(公告)日: 2024-01-23
- 发明人: Thomas Sprafke , Stephen Marinsek
- 申请人: Raytheon Company
- 申请人地址: US MA Waltham
- 专利权人: Raytheon Company
- 当前专利权人: Raytheon Company
- 当前专利权人地址: US MA Tewksbury
- 代理机构: Renner, Otto, Boisselle & Sklar LLP
- 主分类号: H05K1/18
- IPC分类号: H05K1/18 ; H05K3/32 ; H05K1/03 ; H05K1/09
摘要:
A chip substrate includes a base substrate having a plurality of base circuit traces mounted thereon for supporting a chip assembly and an intermediate substrate mounted on the base substrate adjacent the plurality of base circuit traces. The intermediate substrate has a plurality of intermediate circuit traces mounted thereon. Each of the plurality of intermediate circuit traces are wirebonded to a respective one of the plurality of base circuit traces and the plurality of intermediate circuit traces are configured to be electrically coupled to an external device. For example, each of the plurality of intermediate circuit traces may be wirebonded to a respective one of a plurality of feedthrough circuit traces mounted on a feedthrough device.
公开/授权文献
信息查询