- 专利标题: Error cache system with coarse and fine segments for power optimization
-
申请号: US17473880申请日: 2021-09-13
-
公开(公告)号: US11586553B2公开(公告)日: 2023-02-21
- 发明人: Neal Berger , Susmita Karmakar , TaeJin Pyon , Kuk-Hwan Kim
- 申请人: Integrated Silicon Solution, (Cayman) Inc.
- 申请人地址: KY Grand Cayman
- 专利权人: Integrated Silicon Solution, (Cayman) Inc.
- 当前专利权人: Integrated Silicon Solution, (Cayman) Inc.
- 当前专利权人地址: KY Grand Cayman
- 主分类号: G06F12/0893
- IPC分类号: G06F12/0893 ; G11C11/16 ; H01L25/065
摘要:
A memory device for storing data comprises a memory bank comprising a plurality of addressable memory cells, wherein the memory bank is divided into a plurality of segments. The memory device also comprises a cache memory operable for storing a second plurality of data words, wherein further each data word of the second plurality of data words is either awaiting write verification or is to be re-written into the memory bank. The cache memory is divided into a plurality of primary segments, wherein each primary segment of the cache memory is direct mapped to a corresponding segment of the plurality of segments of the memory bank, wherein each primary segment of the plurality of primary segments of the cache memory is sub-divided into a plurality of secondary segments, and each of the plurality of secondary segments comprises at least one counter for tracking a number of valid entries stored therein.
公开/授权文献
信息查询
IPC分类: