- 专利标题: Voltage reference buffer circuit
-
申请号: US17405380申请日: 2021-08-18
-
公开(公告)号: US11567522B2公开(公告)日: 2023-01-31
- 发明人: Che-Wei Chang , Kai-Yin Liu , Liang-Huan Lei , Shih-Hsiung Huang
- 申请人: REALTEK SEMICONDUCTOR CORPORATION
- 申请人地址: TW Hsinchu
- 专利权人: REALTEK SEMICONDUCTOR CORPORATION
- 当前专利权人: REALTEK SEMICONDUCTOR CORPORATION
- 当前专利权人地址: TW Hsinchu
- 代理机构: WPAT, PC
- 优先权: TW105137176 20161115
- 主分类号: H02H7/00
- IPC分类号: H02H7/00 ; H02H9/00 ; G05F1/618 ; G05F3/24 ; G05F1/575 ; G05F1/571 ; G05F1/573 ; G05F1/40
摘要:
Disclosed is a voltage reference buffer circuit including a first, second, third, and fourth bias generators and a first, second, third, and fourth driving components. The first, second, third, and fourth bias generators generate bias voltages to control the first, second, third, and fourth driving components respectively. The first, second, third, and fourth driving components are coupled in sequence, wherein the first and second driving components are different types of transistors and jointly output a first reference voltage, the third and fourth driving components are different types of transistors and jointly output a second reference voltage, and the group of the first and second driving components is separated from the group of the third and fourth driving components by a resistance load.
公开/授权文献
- US20210382512A1 Voltage reference buffer circuit 公开/授权日:2021-12-09
信息查询