Invention Grant
- Patent Title: Verifying glitches in reset path using formal verification and simulation
-
Application No.: US16910953Application Date: 2020-06-24
-
Publication No.: US11238202B2Publication Date: 2022-02-01
- Inventor: Sudeep Mondal , Paras Mal Jain , Anshul Tuteja
- Applicant: Synopsys, Inc.
- Applicant Address: US CA Mountain View
- Assignee: Synopsys, Inc.
- Current Assignee: Synopsys, Inc.
- Current Assignee Address: US CA Mountain View
- Agency: Sterne, Kessler, Goldstein & Fox P.L.L.C.
- Priority: IN201911025023 20190624
- Main IPC: G06F30/33
- IPC: G06F30/33 ; G06F30/3308 ; G06F30/323 ; G06F30/3323 ; G06F119/12

Abstract:
A method and a system for identifying glitches in a circuit are provided. The method includes identifying a sub-circuit that drives a net from a plurality of nets in a circuit, generating a glitch detection circuit comprising dual-rail encoding from the net to a signal driver of the sub-circuit, modifying the sub-circuit to include the glitch detection circuit, generating an optimized hardware design language (HDL) output file associated with the glitch detection circuit and the sub-circuit, and performing a simulation or a formal verification of the optimized HDL output file to determine whether a signal associated with the net glitches.
Information query