Invention Grant
- Patent Title: Ensuring completeness of interface signal checking in functional verification
-
Application No.: US15806922Application Date: 2017-11-08
-
Publication No.: US10823782B2Publication Date: 2020-11-03
- Inventor: Carsten Greiner , Minh Cuong Tran , Gerrit Koch , Joerg Walter
- Applicant: International Business Machines Corporation
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agent Jared C. Chaney
- Main IPC: G01R31/3183
- IPC: G01R31/3183 ; G06F30/33 ; G06F30/3323 ; G06F30/30 ; G06F30/333 ; G06F30/398

Abstract:
It is determined, if a simulated hardware signal of a design for an electronic circuit has an influence on a checker for simulation errors. To achieve this, a checker control flow database is generated for a static code description containing checkers and concerned simulated signals. Further, a database based on the output of instrumented verification code is generated, thus gaining dynamic information about the verification code. Herein, the hardware signal values will be associated with colored values or, alternatively, attributed values. For the checkers in the checker control flow database, a list of attributes is generated and stored. Based on the above operations, a hardware signal database is generated, wherein hardware signals are mapped to a list of checkers, based on determining, for each checker in the checker database, the associated hardware signals from its list of attributed values.
Public/Granted literature
- US20190094300A1 ENSURING COMPLETENESS OF INTERFACE SIGNAL CHECKING IN FUNCTIONAL VERIFICATION Public/Granted day:2019-03-28
Information query
IPC分类: