- 专利标题: Segmented digital to analog converter
-
申请号: US16797096申请日: 2020-02-21
-
公开(公告)号: US10784886B1公开(公告)日: 2020-09-22
- 发明人: Yizhong Zhang , Stefano Pietri , James Robert Feddeler , Michael Todd Berens
- 申请人: NXP USA, Inc.
- 申请人地址: US TX Austin
- 专利权人: NXP USA, Inc.
- 当前专利权人: NXP USA, Inc.
- 当前专利权人地址: US TX Austin
- 优先权: com.zzzhc.datahub.patent.etl.us.BibliographicData$PriorityClaim@4deaf78c
- 主分类号: H03M1/66
- IPC分类号: H03M1/66 ; H03M1/68 ; H03M1/76 ; H03M1/78 ; H03M1/80 ; H03M1/00
摘要:
A digital to analog converter receives a digital input consisting of first least significant bits, second most significant bits, and third middle significant bits. The digital to analog converter includes first, second, and third sub-DACs. The first sub-DAC receives the first least significant bits, and includes first resistors each contributing a respective voltage, to provide a first output. The second sub-DAC receives the second most significant bits, and includes second resistors each contributing a respective voltage, to provide a second output as an output of the digital to analog converter. The third sub-DAC is connected to the first sub-DAC to receive the first output, and receives the third middle significant bits, and includes third resistors each contributing a respective voltage, to provide a third output to the second sub-DAC. The first and third resistors each has a physical area less than an area of each second resistor.
信息查询