发明授权
- 专利标题: Statically-schedulable feed and drain structure for systolic array architecture
-
申请号: US15719922申请日: 2017-09-29
-
公开(公告)号: US10585621B2公开(公告)日: 2020-03-10
- 发明人: Randy Huang , Yeong Tat Liew , Jason Gee Hock Ong
- 申请人: Intel Corporation
- 申请人地址: US CA Santa Clara
- 专利权人: Intel Corporation
- 当前专利权人: Intel Corporation
- 当前专利权人地址: US CA Santa Clara
- 代理机构: Fletcher Yoder, P.C.
- 主分类号: G06F17/30
- IPC分类号: G06F17/30 ; G06F3/06 ; G06F17/16 ; G06F7/523 ; G06F5/08 ; G06F5/06 ; G06F15/80 ; G06F5/14 ; G06F15/76 ; G06N3/063
摘要:
A systolic array implemented in circuitry of an integrated circuit includes a processing element array including processing elements. The systolic array includes one or more feeder circuits communicatively coupled to the processing element array. Each of the one or more feeder circuits includes a first section configured to receive data stored in memory external to the integrated circuit, and a second section configured to send the received data to the processing element array, wherein data transferring from the memory to the processing element array is double buffered by the first section and the second section. The systolic array also includes one or more drain circuits communicatively coupled to the processing element array, including one or more memory buffers configured to store data output by the processing element array.
公开/授权文献
信息查询