- 专利标题: Gate cut with integrated etch stop layer
-
申请号: US16054394申请日: 2018-08-03
-
公开(公告)号: US10580773B2公开(公告)日: 2020-03-03
- 发明人: Marc A. Bergendahl , Andrew M. Greene , Rajasekhar Venigalla
- 申请人: INTERNATIONAL BUSINESS MACHINES CORPORATION
- 申请人地址: US CA San Jose
- 专利权人: Tessera, Inc.
- 当前专利权人: Tessera, Inc.
- 当前专利权人地址: US CA San Jose
- 主分类号: H01L27/088
- IPC分类号: H01L27/088 ; H01L21/8234 ; H01L29/66 ; H01L21/3213 ; H01L21/311 ; H01L21/768 ; H01L23/528 ; H01L23/532 ; H01L23/62 ; H01L21/02 ; H01L21/8238
摘要:
A method of forming a power rail to semiconductor devices comprising removing a portion of the gate structure forming a gate cut trench separating a first active region of fin structures from a second active region of fin structures. A conformal etch stop layer is formed in the gate cut trench. A fill material is formed on the conformal etch stop layer filling at least a portion of the gate cut trench. The fill material has a composition that is etched selectively to the conformal etch stop layer. A power rail is formed in the gate cut trench. The conformal etch stop layer obstructs lateral etching during forming the power rail to substantially eliminate power rail to gate structure shorting.
公开/授权文献
- US20180342512A1 GATE CUT WITH INTEGRATED ETCH STOP LAYER 公开/授权日:2018-11-29
信息查询
IPC分类: