- 专利标题: Repetitive IO structure in a PHY for supporting C-PHY compatible standard and/or D-PHY compatible standard
-
申请号: US15616937申请日: 2017-06-08
-
公开(公告)号: US10333505B2公开(公告)日: 2019-06-25
- 发明人: Huai-Te Wang , Chih Chien Hung
- 申请人: M31 Technology Corporation
- 申请人地址: TW Hsinchu County
- 专利权人: M31 Technology Corporation
- 当前专利权人: M31 Technology Corporation
- 当前专利权人地址: TW Hsinchu County
- 代理商 Winston Hsu
- 主分类号: H03K5/1252
- IPC分类号: H03K5/1252 ; G06F13/40 ; H04L25/00 ; H04B3/02
摘要:
A circuit in a physical unit (PHY) is disclosed, the circuit comprising two trios and a combo wire therebetween, wherein each of said trios includes three wires, and wherein said combo wire is configurable as a signal, floating, or any dc voltage, furthermore, a Quad-IO block is designed for transmit data in two D-PHY lanes with the combo wire configured as a signal wire or a C-PHY trio with the combo wire configured as a shielding wire, such that the same Quad-IO block can be instantiated multiple times in a physical unit for meeting different bandwidth requirements as well as for placing pads along a same direction for preventing performance difference between D-PHY lanes or C-PHY trios.
公开/授权文献
信息查询
IPC分类: