- 专利标题: Radar hardware accelerator
-
申请号: US15184715申请日: 2016-06-16
-
公开(公告)号: US10330773B2公开(公告)日: 2019-06-25
- 发明人: Sandeep Rao , Karthik Ramasubramanian , Indu Prathapan , Raghu Ganesan , Pankaj Gupta
- 申请人: Texas Instruments Incorporated
- 申请人地址: US TX Dallas
- 专利权人: TEXAS INSTRUMENTS INCORPORATED
- 当前专利权人: TEXAS INSTRUMENTS INCORPORATED
- 当前专利权人地址: US TX Dallas
- 代理商 Ronald O. Neerings; Charles A. Brill; Frank D. Cimino
- 主分类号: G01S7/02
- IPC分类号: G01S7/02 ; G01S13/34 ; H04B15/02 ; H04L27/10 ; G01S7/35
摘要:
A radar hardware accelerator (HWA) includes a fast Fourier transform (FFT) engine including a pre-processing block for providing interference mitigation and/or multiplying a radar data sample stream received from ADC buffers within a split accelerator local memory that also includes output buffers by a pre-programmed complex scalar or a specified sample from an internal look-up table (LUT) to generate pre-processed samples. A windowing plus FFT block (windowed FFT block) is for multiply the pre-processed samples by a window vector and then processing by an FFT block for performing a FFT to generate Fourier transformed samples. A post-processing block is for computing a magnitude of the Fourier transformed samples and performing a data compression operation for generating post-processed radar data. The pre-processing block, windowed FFT block and post-processing block are connected in one streaming series data path.
公开/授权文献
- US20170363711A1 RADAR HARDWARE ACCELERATOR 公开/授权日:2017-12-21
信息查询