PLANARIZATION METHOD
    5.
    发明申请

    公开(公告)号:US20180197749A1

    公开(公告)日:2018-07-12

    申请号:US15862564

    申请日:2018-01-04

    Abstract: A planarization method is provided and includes the following steps. A substrate having a main surface is provided. A protruding structure is formed on the main surface. An insulating layer is formed conformally covering the main surface and the top surface and the sidewall of the protruding structure. A stop layer is formed on the insulating layer and at least covers the top surface of the protruding structure. A first dielectric layer is formed blanketly covering the substrate and the protruding structure and a chemical mechanical polishing process is then performed to remove a portion of the first dielectric layer until a portion of the stop layer is exposed thereby obtaining an upper surface. A second dielectric layer having a pre-determined thickness is formed covering the upper surface.

    METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE
    8.
    发明申请
    METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE 有权
    制造半导体器件的方法

    公开(公告)号:US20160300765A1

    公开(公告)日:2016-10-13

    申请号:US14682265

    申请日:2015-04-09

    Abstract: A method for manufacturing a semiconductor device is provided. A substrate with an insulation formed thereon is provided, wherein the insulation has plural trenches, and the adjacent trenches are spaced apart from each other. A barrier layer is formed on an upper surface of the insulation and in sidewalls of the trenches, and the barrier layer comprises overhung portions corresponding to the trenches. A seed layer is formed on the barrier layer. Then, an upper portion of the seed layer formed on an upper surface of the barrier layer is removed. An upper portion of the barrier layer is removed for exposing the upper surface of the insulation. Afterwards, the conductors are deposited along the seed layer for filling up the trenches, wherein the top surfaces of the conductors are substantially aligned with the upper surface of the insulation.

    Abstract translation: 提供一种制造半导体器件的方法。 提供其上形成有绝缘体的基板,其中绝缘体具有多个沟槽,并且相邻的沟槽彼此间隔开。 在绝缘体的上表面和沟槽的侧壁中形成阻挡层,并且阻挡层包括对应于沟槽的悬垂部分。 种子层形成在阻挡层上。 然后,除去形成在阻挡层的上表面上的种子层的上部。 去除阻挡层的上部以暴露绝缘体的上表面。 之后,导体沿种子层沉积以填充沟槽,其中导体的顶表面基本上与绝缘体的上表面对齐。

Patent Agency Ranking