-
1.
公开(公告)号:US11070200B2
公开(公告)日:2021-07-20
申请号:US16144949
申请日:2018-09-27
Applicant: Intel Corporation
Inventor: Aaron Martin , Roger Cheng , Hari Venkatramani , Navneet Dour , Mozhgan Mansuri , Bryan Casper , Frank O'Mahony , Ganesh Balamurugan , Ajay Balankutty , Kuan Zhou , Sridhar Tirumalai , Krishnamurthy Venkataramana , Alex Thomas , Quoc Nguyen
Abstract: An apparatus is provided, where the apparatus includes a plurality of components; a first circuitry to generate a clock signal, and to supply the clock signal to the plurality of components; a second circuitry to estimate, for each of two or more components of the plurality of components, a corresponding duty cycle of the clock signal received at the corresponding component, wherein two or more duty cycles corresponding to the two or more components are determined; a third circuitry to determine an average of the two or more duty cycles; and a fourth circuitry to correct a duty cycle of the clock signal generated by the first circuitry, based at least in part on the average.
-
2.
公开(公告)号:US20210320652A1
公开(公告)日:2021-10-14
申请号:US17357456
申请日:2021-06-24
Applicant: Intel Corporation
Inventor: Aaron Martin , Roger Cheng , Hari Venkatramani , Navneet Dour , Mozhgan Mansuri , Bryan Casper , Frank O'Mahony , Ganesh Balamurugan , Ajay Balankutty , Kuan Zhou , Sridhar Tirumalai , Krishnamurthy Venkataramana , Alex Thomas , Quoc Nguyen
Abstract: An apparatus is provided, where the apparatus includes a plurality of components; a first circuitry to generate a clock signal, and to supply the clock signal to the plurality of components; a second circuitry to estimate, for each of two or more components of the plurality of components, a corresponding duty cycle of the clock signal received at the corresponding component, wherein two or more duty cycles corresponding to the two or more components are determined; a third circuitry to determine an average of the two or more duty cycles; and a fourth circuitry to correct a duty cycle of the clock signal generated by the first circuitry, based at least in part on the average.
-
3.
公开(公告)号:US11722128B2
公开(公告)日:2023-08-08
申请号:US17357456
申请日:2021-06-24
Applicant: Intel Corporation
Inventor: Aaron Martin , Roger Cheng , Hari Venkatramani , Navneet Dour , Mozhgan Mansuri , Bryan Casper , Frank O'Mahony , Ganesh Balamurugan , Ajay Balankutty , Kuan Zhou , Sridhar Tirumalai , Krishnamurthy Venkataramana , Alex Thomas , Quoc Nguyen
CPC classification number: H03K5/1565 , G06F1/08 , G11C7/1057 , G11C7/1066 , G11C7/1084 , G11C7/1093 , G11C7/222 , H03L7/0812
Abstract: An apparatus is provided, where the apparatus includes a plurality of components; a first circuitry to generate a clock signal, and to supply the clock signal to the plurality of components; a second circuitry to estimate, for each of two or more components of the plurality of components, a corresponding duty cycle of the clock signal received at the corresponding component, wherein two or more duty cycles corresponding to the two or more components are determined; a third circuitry to determine an average of the two or more duty cycles; and a fourth circuitry to correct a duty cycle of the clock signal generated by the first circuitry, based at least in part on the average.
-
-