SKEW CALIBRATION CIRCUIT AND OPERATION METHOD OF THE SKEW CALIBRATION CIRCUIT
    2.
    发明申请
    SKEW CALIBRATION CIRCUIT AND OPERATION METHOD OF THE SKEW CALIBRATION CIRCUIT 有权
    SKEW校准电路和SKEW校准电路的操作方法

    公开(公告)号:US20160036420A1

    公开(公告)日:2016-02-04

    申请号:US14792985

    申请日:2015-07-07

    CPC classification number: H03K3/86 G06F1/10 H03K5/131 H03K5/135 H03K5/14

    Abstract: A skew calibration circuit may include a data delay unit receiving first data and a first code, and output delayed first data as second data by delaying the first data according to the first code; a clock delay unit receiving a first clock signal and a second code, and output delayed first clock signal as second clock signal by delaying the first clock signal according to the second code; a multiplexer receiving a clock signal and output the clock signal or an inverted clock signal of the clock signal as a first clock signal in response to a selection signal; and a control logic unit receiving the second data and the second clock signal and control the first code, the second code and the selection signal in response to the second data and the second clock signal.

    Abstract translation: 偏斜校准电路可以包括接收第一数据和第一代码的数据延迟单元,并且通过根据第一代码延迟第一数据来将延迟的第一数据作为第二数据输出; 时钟延迟单元,接收第一时钟信号和第二代码,并且通过根据第二代码延迟第一时钟信号,将延迟的第一时钟信号作为第二时钟信号输出; 多路复用器响应于选择信号,接收时钟信号并输出​​时钟信号或时钟信号的反相时钟信号作为第一时钟信号; 以及控制逻辑单元,其接收第二数据和第二时钟信号,并且响应于第二数据和第二时钟信号来控制第一代码,第二代码和选择信号。

    COMMUNICATION INTERFACE CIRCUIT SUPPORTING COMMUNICATION LINK CHANGE AND METHOD OF OPERATING SAME

    公开(公告)号:US20250071002A1

    公开(公告)日:2025-02-27

    申请号:US18644603

    申请日:2024-04-24

    Abstract: A communication interface circuit includes a protocol layer circuit that generates packet data based on input data, and a physical layer circuit that encodes the packet data to output a transmission state, and drives a data lane including a plurality of three-phase wire links based on the transmission state, wherein the physical layer circuit may include an encoder that calculates the transmission state based on a preceding state output from the encoder in a previous unit interval, a symbol mapped to the packet data, and a control code, and wherein the control code instructs an encoding change based on a coupling relationship of the plurality of three-phase wire links. The communication interface circuit stably transmits data.

    INTERFACE CIRCUIT FOR CONTROLLING OUTPUT IMPEDANCE OF A TRANSMISSION CIRCUIT AND AN IMAGE SENSOR INCLUDING THE SAME

    公开(公告)号:US20220245084A1

    公开(公告)日:2022-08-04

    申请号:US17483932

    申请日:2021-09-24

    Abstract: An interface circuit including: a first transmission circuit outputting a first signal to a transmission line via first transfer pads; and a second transmission circuit outputting a second signal to the transmission line via second transfer pads, the first transmission circuit includes a first termination resistor block including a switch and a first termination resistor connected between the first transfer pads, the second transmission circuit includes a second termination resistor block including a switch and a second termination resistor connected between the second transfer pads, and when the first transmission circuit outputs the first signal, the second termination resistor block detects the first signal, and when the first transmission circuit is in a low-power operation mode, the second termination resistor block disconnects the second termination resistor, and when the first transmission circuit is in a high-speed data transfer mode, the second termination resistor block connects the second termination resistor.

Patent Agency Ranking