- 专利标题: CMOS interpolator for a serializer/deserializer communication application
-
申请号: US15464750申请日: 2017-03-21
-
公开(公告)号: US09780797B2公开(公告)日: 2017-10-03
- 发明人: Karthik S. Gopalakrishnan , Guojun Ren , Parmanand Mishra
- 申请人: INPHI CORPORATION
- 申请人地址: US CA Santa Clara
- 专利权人: INPHI CORPORATION
- 当前专利权人: INPHI CORPORATION
- 当前专利权人地址: US CA Santa Clara
- 代理机构: Ogawa P.C.
- 代理商 Richard T. Ogawa
- 主分类号: H03L7/081
- IPC分类号: H03L7/081 ; H03L7/08 ; H04L25/03
摘要:
The present invention relates generally to integrated circuits. More particularly, the present invention provides a circuit and method for regulating a voltage for a high speed serializer/deserializer (SerDes) device. But it will be recognized that the technique can be used for regulating memory devices (e.g., DDR 4 SDRAM devices, DDR4 register devices, DDR4 controller devices), and other high speed data applications. In various embodiments, phase-interpolator is implemented in conjunction with a delay-lock loop (DLL) and an SR latch, where one or more outputs of the DLL is used by the SR latch. Additionally, such techniques can be used for a variety of applications such as network and/or computer storage systems, computer servers, hand held computing devices, portable computing devices, computer systems, network appliances and/or switches, routers, and gateways, and the like.
公开/授权文献
信息查询