- 专利标题: Single cycle asynchronous domain crossing circuit for bus data
-
申请号: US15099757申请日: 2016-04-15
-
公开(公告)号: US09748961B2公开(公告)日: 2017-08-29
- 发明人: Joseph D. Cali , Lawrence J. Kushner
- 申请人: BAE Systems Information and Electronic Systems Integration Inc.
- 申请人地址: US NH Nashua
- 专利权人: BAE Systems Information and Electronic Systems Integration Inc.
- 当前专利权人: BAE Systems Information and Electronic Systems Integration Inc.
- 当前专利权人地址: US NH Nashua
- 代理机构: Finch & Maloney PLLC
- 代理商 Scott J. Asmus
- 主分类号: H03L7/197
- IPC分类号: H03L7/197 ; H03M7/30
摘要:
Techniques are disclosed for managing the timing between two asynchronous clocks. The techniques are particularly well-suited for synchronizing the reference clock with the divided clock in a phase coherent DSM PLL application, but can be more broadly applied to any application that includes a need for synchronizing a data bus across a clock boundary. In one example embodiment, the techniques are implemented in a retime word circuit operatively coupled between a DSM and the divide-by-N integer divider of a PLL application. The retime word circuit receives the divide word from the DSM and generates a retimed divide word that can be applied to the divider. The retime word circuit maintains the reference clock frequency throughput, and forces the divide word seen by the divider to change only at end of a given divide cycle.
公开/授权文献
信息查询
IPC分类: