发明授权
- 专利标题: Timing phase estimation for clock and data recovery
- 专利标题(中): 时钟和数据恢复的时序相位估计
-
申请号: US13776905申请日: 2013-02-26
-
公开(公告)号: US09385858B2公开(公告)日: 2016-07-05
- 发明人: Amaresh V. Malipatil , Viswanath Annampedu
- 申请人: LSI Corporation
- 申请人地址: SG Singapore
- 专利权人: Avago Technologies General IP (Singapore) Pte. Ltd.
- 当前专利权人: Avago Technologies General IP (Singapore) Pte. Ltd.
- 当前专利权人地址: SG Singapore
- 主分类号: H04L7/04
- IPC分类号: H04L7/04 ; H04L7/00
摘要:
In order to initialize the phase of the recovered clock signal used in clock-and-data recovery (CDR) circuitry, the normal, on-line CDR processing is disabled. The sum of the absolute values of analog-to-digital converter (ADC) samples are generated for different clock phases over each unit interval (UI) of the analog signal sampled by the ADC for a specified period of time. The phase corresponding to the maximum sum is selected as the initial phase for the recovered clock signal for enabled, on-line CDR processing, which among other things, automatically updates the clock phase to ensure that the ADC samples the analog signal near the center of each UI.
公开/授权文献
- US20140241478A1 Timing Phase Estimation for Clock and Data Recovery 公开/授权日:2014-08-28
信息查询