发明授权
US09209077B2 Diagonal hardmasks for improved overlay in fabricating back end of line (BEOL) interconnects
有权
对角线硬掩模,用于在制造后端线(BEOL)互连中改进覆盖层
- 专利标题: Diagonal hardmasks for improved overlay in fabricating back end of line (BEOL) interconnects
- 专利标题(中): 对角线硬掩模,用于在制造后端线(BEOL)互连中改进覆盖层
-
申请号: US14137588申请日: 2013-12-20
-
公开(公告)号: US09209077B2公开(公告)日: 2015-12-08
- 发明人: Alan M. Myers , Kanwal Jit Singh , Robert L. Bristol , Jasmeet S. Chawla
- 申请人: Alan M. Myers , Kanwal Jit Singh , Robert L. Bristol , Jasmeet S. Chawla
- 申请人地址: US CA Santa Clara
- 专利权人: Intel Corporation
- 当前专利权人: Intel Corporation
- 当前专利权人地址: US CA Santa Clara
- 代理机构: Blakely, Sokoloff, Taylor & Zafman LLP
- 主分类号: H01L21/768
- IPC分类号: H01L21/768 ; H01L21/033 ; H01L21/311 ; H01L23/522 ; H01L23/528
摘要:
Self-aligned via and plug patterning using diagonal hardmasks for improved overlay in fabricating back end of line (BEOL) interconnects is described. In an example, a method of fabricating an interconnect structure for an integrated circuit involves forming a first hardmask layer above an interlayer dielectric layer disposed above a substrate. The first hardmask layer includes a plurality of first hardmask lines having a first grating in a first direction and comprising one or more sacrificial materials interleaved with the first grating. The method also involves forming a second hardmask layer above the first hardmask layer. The second hardmask layer includes a plurality of second hardmask lines having a second grating in a second direction, diagonal to the first direction. The method also involves, using the second hardmask layer as a mask, etching the first hardmask layer to form a patterned first hardmask layer. The etching involves removing a portion of the one or more sacrificial materials.
公开/授权文献
信息查询
IPC分类: