发明授权
- 专利标题: Use of dielectric slots for reducing via resistance in dual damascene process
- 专利标题(中): 在双镶嵌工艺中使用介质槽减少通孔电阻
-
申请号: US14501338申请日: 2014-09-30
-
公开(公告)号: US09087824B2公开(公告)日: 2015-07-21
- 发明人: Tae Seung Kim
- 申请人: Texas Instruments Incorporated
- 申请人地址: US TX Dallas
- 专利权人: TEXAS INSTRUMENTS INCORPORATED
- 当前专利权人: TEXAS INSTRUMENTS INCORPORATED
- 当前专利权人地址: US TX Dallas
- 代理商 Jacqueline J. Garner; Frank Cimino
- 主分类号: H01L23/48
- IPC分类号: H01L23/48 ; H01L23/50 ; H01L23/485 ; H01L21/768
摘要:
An integrated circuit may include dual damascene interconnects formed using a via-first dual damascene process or a trench-first dual damascene process. The via-first process may be a partial-via-first process or a full-via-first process. A trench mask for a wide interconnect line which is at least twice as wide as a dual damascene via in the wide interconnect line may have a dielectric slot adjacent to the dual damascene via. The dual damascene via is laterally separated from the dielectric slot by no more than half a width of the dual damascene via.
公开/授权文献
信息查询
IPC分类: